Artigo Revisado por pares

Architecture, performance, and implementation of the tandem banyan fast packet switch

1991; Institute of Electrical and Electronics Engineers; Volume: 9; Issue: 8 Linguagem: Inglês

10.1109/49.105165

ISSN

1558-0008

Autores

Fouad A. Tobagi, T.C. Kwok, F.M. Chiussi,

Tópico(s)

Carbon Nanotubes in Composites

Resumo

The authors propose a new space-division fast packet switch architecture based on banyan interconnection networks, called the tandem banyan switching fabric (TBSF). It consists of placing banyan networks in tandem, offering multiple paths from each input to each output, thus overcoming in a very simple way the effect of conflicts among packets (to which banyan networks are prone) and achieving output buffering. From a hardware implementation perspective, this architecture is simple in that it consists of several instances of only two VLSI chips, one implementing the banyan network and the other implementing the output buffer function. The basic structure and operation of the tandem banyan switching fabric are described, and its performance is discussed. The authors propose a modification to the basic structure which decreases the hardware complexity of the switch while maintaining its performance. An implementation of the banyan network using a high-performance BiCMOS sea-of-gates on 0.8- mu m technology is reported. >

Referência(s)