Artigo Revisado por pares

Low power design using double edge triggered flip-flops

1994; Institute of Electrical and Electronics Engineers; Volume: 2; Issue: 2 Linguagem: Inglês

10.1109/92.285754

ISSN

1557-9999

Autores

Rakib Hossain, L.D. Wronski, A. Albicki,

Tópico(s)

Ferroelectric and Negative Capacitance Devices

Resumo

In this paper we study the power savings possible using double edge triggered (DET), instead of, conventional single edge triggered (SET) flip-flops. We begin the paper by introducing a set of novel D-type double edge triggered flip-flops which can be implemented with fewer transistors than any previous design. The power dissipation in these flip-flops and single edge triggered flip-flops is compared via architectural level studies, analytical considerations and simulations. The analysis includes an implementation independent study on the effect of input sequences in the energy dissipation of single and double edge triggered flip-flops. The system level energy savings possible by using registers consisting of double edge triggered flip-flops, instead of single edge triggered flip-flops, is subsequently explored. The results are extremely encouraging, indicating that double edge triggered flip-flops are capable of significant energy savings, for only a small overhead in complexity. >

Referência(s)