Artigo Revisado por pares

A BiCMOS time interval digitizer based on fully-differential, current-steering circuits

1994; Institute of Electrical and Electronics Engineers; Volume: 29; Issue: 6 Linguagem: Inglês

10.1109/4.293117

ISSN

1558-173X

Autores

M.J. Loinaz, B.A. Wooley,

Tópico(s)

Semiconductor materials and devices

Resumo

A time interval digitizer cell with a 0-16 ns input range and a nominal LSB width of 1.0 ns has been integrated in a 2-/spl mu/m BiCMOS technology, The circuit exhibits both integral and differential nonlinearity below 0.15 LSB and a timing error of 0.32 ns RMS. Logic gate propagation delays are used as time measurement units, and the nominal value of the delays is set by an on-chip phase-locked loop (PLL). Fully-differential, current-steering circuits with low voltage swings are used to implement the time interval digitizer so as to generate minimal switching noise. The cell is to be used in the monolithic, multi-channel realization of a high-sensitivity, mixed-signal data acquisition front-end. By virtue of the time digitization architecture used, the average power dissipation of the cell is only 19.8 mW, despite the use of circuits that dissipate static power, and the layout area is a compact 448 /spl mu/m/spl times/634 /spl mu/m. >

Referência(s)