Voltage Suppression in Wire-Bond-Based Multichip Phase-Leg SiC MOSFET Module Using Adjacent Decoupling Concept
2017; Institute of Electrical and Electronics Engineers; Volume: 64; Issue: 10 Linguagem: Inglês
10.1109/tie.2017.2714149
ISSN1557-9948
AutoresYu Ren, Xu Yang, Fan Zhang, Laili Wang, Kangping Wang, Wenjie Chen, Xiangjun Zeng, Yunqing Pei,
Tópico(s)Multilevel Inverters and Converters
ResumoThe silicon carbide (SiC) metal-oxide-semiconductor field-effect transistor (MOSFET) has a more serious voltage overshoot than the silicon insulated gate bipolar transistor (IGBT) due to the fundamental differences of the devices’ parasitic parameters. In this paper, a novel low-inductance packaging structure for a wire-bond-based multichip phase-leg SiC MOSFET module to suppress the voltage overshoot is proposed. This packaging structure is based on the adjacent decoupling concept achieved by several decoupling capacitors to reduce the size of the commutation loop. The improvement in the packaging parasitics has been verified through an Ansys Q3D extractor. Furthermore, the influence of adjacent decoupling capacitors is analyzed in detail by frequency-domain analysis and verified with LTspice simulation analysis. Thereafter, the selection and thermal reliability of adjacent decoupling capacitors are expounded. The experimental results demonstrate the effectiveness and superiority of the proposed packaging structure.
Referência(s)